Architecture >> ClockManager7::rtl
|
RST_HOLD_C | IntegerArray ( 0 to 6 ) := ( CLKOUT0_RST_HOLD_G , CLKOUT1_RST_HOLD_G , CLKOUT2_RST_HOLD_G , CLKOUT3_RST_HOLD_G , CLKOUT4_RST_HOLD_G , CLKOUT5_RST_HOLD_G , CLKOUT6_RST_HOLD_G ) |
RST_POLARITY_C | slv ( 0 to 6 ) := ( CLKOUT0_RST_POLARITY_G , CLKOUT1_RST_POLARITY_G , CLKOUT2_RST_POLARITY_G , CLKOUT3_RST_POLARITY_G , CLKOUT4_RST_POLARITY_G , CLKOUT5_RST_POLARITY_G , CLKOUT6_RST_POLARITY_G ) |
CLKOUT0_DIVIDE_F_C | real := ite ( CLKOUT0_DIVIDE_F_G = 1 . 0 , real ( CLKOUT0_DIVIDE_G ) , CLKOUT0_DIVIDE_F_G ) |
CLKFBOUT_MULT_F_C | real := ite ( CLKFBOUT_MULT_F_G = 1 . 0 , real ( CLKFBOUT_MULT_G ) , CLKFBOUT_MULT_F_G ) |
The documentation for this design unit was generated from the following file:
- xilinx/7Series/general/rtl/ClockManager7.vhd