SURF
Loading...
Searching...
No Matches
AxiStreamDmaWriteIpIntegrator.rtl Architecture Reference
Architecture >> AxiStreamDmaWriteIpIntegrator::rtl

Constants

AXIS_CONFIG_C  AxiStreamConfigType := ( TSTRB_EN_C = > false , TDATA_BYTES_C = > 8 , TDEST_BITS_C = > 8 , TID_BITS_C = > 8 , TKEEP_MODE_C = > TKEEP_NORMAL_C , TUSER_BITS_C = > 2 , TUSER_MODE_C = > TUSER_FIRST_LAST_C )
AXI_CONFIG_C  AxiConfigType := axiConfig ( ADDR_WIDTH_C = > 16 , DATA_BYTES_C = > 8 , ID_BITS_C = > 8 , LEN_BITS_C = > 8 )

Signals

axiResetN  sl := ' 1 '
dmaReq  AxiWriteDmaReqType := AXI_WRITE_DMA_REQ_INIT_C
dmaAck  AxiWriteDmaAckType := AXI_WRITE_DMA_ACK_INIT_C
axisMaster  AxiStreamMasterType := AXI_STREAM_MASTER_INIT_C
axisSlave  AxiStreamSlaveType := AXI_STREAM_SLAVE_INIT_C
axiWriteMaster  AxiWriteMasterType := AXI_WRITE_MASTER_INIT_C
axiWriteSlave  AxiWriteSlaveType := AXI_WRITE_SLAVE_INIT_C

Instantiations

u_axis  SlaveAxiStreamIpIntegrator <Entity SlaveAxiStreamIpIntegrator>
u_axi  MasterAxiIpIntegrator <Entity MasterAxiIpIntegrator>
u_dut  AxiStreamDmaWrite <Entity AxiStreamDmaWrite>

The documentation for this design unit was generated from the following file: