SURF
Loading...
Searching...
No Matches
TenGigEthGtx7Wrapper Entity Reference
+ Inheritance diagram for TenGigEthGtx7Wrapper:
+ Collaboration diagram for TenGigEthGtx7Wrapper:

Entities

TenGigEthGtx7Wrapper.mapping  architecture
 

Libraries

ieee 
surf 

Use Clauses

std_logic_1164 
StdRtlPkg  Package <StdRtlPkg>
AxiStreamPkg  Package <AxiStreamPkg>
AxiLitePkg  Package <AxiLitePkg>
EthMacPkg  Package <EthMacPkg>
TenGigEthPkg  Package <TenGigEthPkg>

Generics

TPD_G  time := 1 ns
NUM_LANE_G  natural range 1 to 4 := 1
JUMBO_G  boolean := true
PAUSE_EN_G  boolean := true
ROCEV2_EN_G  boolean := false
USE_GTREFCLK_G  boolean := false
REFCLK_DIV2_G  boolean := false
QPLL_REFCLK_SEL_G  bit_vector := " 001 "
EN_AXI_REG_G  boolean := false
AXIS_CONFIG_G  AxiStreamConfigArray ( 3 downto 0 ) := ( others = > EMAC_AXIS_CONFIG_C )

Ports

localMac   in   Slv48Array ( NUM_LANE_G- 1 downto 0 ) := ( others = > MAC_ADDR_INIT_C )
dmaClk   in   slv ( NUM_LANE_G- 1 downto 0 )
dmaRst   in   slv ( NUM_LANE_G- 1 downto 0 )
dmaIbMasters   out   AxiStreamMasterArray ( NUM_LANE_G- 1 downto 0 )
dmaIbSlaves   in   AxiStreamSlaveArray ( NUM_LANE_G- 1 downto 0 )
dmaObMasters   in   AxiStreamMasterArray ( NUM_LANE_G- 1 downto 0 )
dmaObSlaves   out   AxiStreamSlaveArray ( NUM_LANE_G- 1 downto 0 )
axiLiteClk   in   slv ( NUM_LANE_G- 1 downto 0 ) := ( others = > ' 0 ' )
axiLiteRst   in   slv ( NUM_LANE_G- 1 downto 0 ) := ( others = > ' 0 ' )
axiLiteReadMasters   in   AxiLiteReadMasterArray ( NUM_LANE_G- 1 downto 0 ) := ( others = > AXI_LITE_READ_MASTER_INIT_C )
axiLiteReadSlaves   out   AxiLiteReadSlaveArray ( NUM_LANE_G- 1 downto 0 )
axiLiteWriteMasters   in   AxiLiteWriteMasterArray ( NUM_LANE_G- 1 downto 0 ) := ( others = > AXI_LITE_WRITE_MASTER_INIT_C )
axiLiteWriteSlaves   out   AxiLiteWriteSlaveArray ( NUM_LANE_G- 1 downto 0 )
sigDet   in   slv ( NUM_LANE_G- 1 downto 0 ) := ( others = > ' 1 ' )
txFault   in   slv ( NUM_LANE_G- 1 downto 0 ) := ( others = > ' 0 ' )
txDisable   out   slv ( NUM_LANE_G- 1 downto 0 )
extRst   in   sl := ' 0 '
phyClk   out   sl
phyRst   out   sl
phyReady   out   slv ( NUM_LANE_G- 1 downto 0 )
gtTxPreCursor   in   slv ( 4 downto 0 ) := " 00000 "
gtTxPostCursor   in   slv ( 4 downto 0 ) := " 00000 "
gtTxDiffCtrl   in   slv ( 3 downto 0 ) := " 1110 "
gtRxPolarity   in   sl := ' 0 '
gtTxPolarity   in   sl := ' 0 '
gtRefClk   in   sl := ' 0 '
gtClkP   in   sl := ' 1 '
gtClkN   in   sl := ' 0 '
gtClk   out   sl
gtTxP   out   slv ( NUM_LANE_G- 1 downto 0 )
gtTxN   out   slv ( NUM_LANE_G- 1 downto 0 )
gtRxP   in   slv ( NUM_LANE_G- 1 downto 0 )
gtRxN   in   slv ( NUM_LANE_G- 1 downto 0 )

The documentation for this design unit was generated from the following file: