|
localMac | in | Slv48Array ( NUM_LANE_G- 1 downto 0 ) := ( others = > MAC_ADDR_INIT_C ) |
dmaClk | in | slv ( NUM_LANE_G- 1 downto 0 ) |
dmaRst | in | slv ( NUM_LANE_G- 1 downto 0 ) |
dmaIbMasters | out | AxiStreamMasterArray ( NUM_LANE_G- 1 downto 0 ) |
dmaIbSlaves | in | AxiStreamSlaveArray ( NUM_LANE_G- 1 downto 0 ) |
dmaObMasters | in | AxiStreamMasterArray ( NUM_LANE_G- 1 downto 0 ) |
dmaObSlaves | out | AxiStreamSlaveArray ( NUM_LANE_G- 1 downto 0 ) |
axiLiteClk | in | slv ( NUM_LANE_G- 1 downto 0 ) := ( others = > ' 0 ' ) |
axiLiteRst | in | slv ( NUM_LANE_G- 1 downto 0 ) := ( others = > ' 0 ' ) |
axiLiteReadMasters | in | AxiLiteReadMasterArray ( NUM_LANE_G- 1 downto 0 ) := ( others = > AXI_LITE_READ_MASTER_INIT_C ) |
axiLiteReadSlaves | out | AxiLiteReadSlaveArray ( NUM_LANE_G- 1 downto 0 ) |
axiLiteWriteMasters | in | AxiLiteWriteMasterArray ( NUM_LANE_G- 1 downto 0 ) := ( others = > AXI_LITE_WRITE_MASTER_INIT_C ) |
axiLiteWriteSlaves | out | AxiLiteWriteSlaveArray ( NUM_LANE_G- 1 downto 0 ) |
sigDet | in | slv ( NUM_LANE_G- 1 downto 0 ) := ( others = > ' 1 ' ) |
txFault | in | slv ( NUM_LANE_G- 1 downto 0 ) := ( others = > ' 0 ' ) |
txDisable | out | slv ( NUM_LANE_G- 1 downto 0 ) |
extRst | in | sl := ' 0 ' |
phyClk | out | sl |
phyRst | out | sl |
phyReady | out | slv ( NUM_LANE_G- 1 downto 0 ) |
gtRefClk | in | sl := ' 0 ' |
gtClkP | in | sl := ' 1 ' |
gtClkN | in | sl := ' 0 ' |
gtTxP | out | slv ( NUM_LANE_G- 1 downto 0 ) |
gtTxN | out | slv ( NUM_LANE_G- 1 downto 0 ) |
gtRxP | in | slv ( NUM_LANE_G- 1 downto 0 ) |
gtRxN | in | slv ( NUM_LANE_G- 1 downto 0 ) |
The documentation for this design unit was generated from the following file:
- ethernet/TenGigEthCore/gth7/rtl/TenGigEthGth7Wrapper.vhd