SURF
|
Entities | |
Pgp2bGtx7VarLatWrapper.mapping | architecture |
Libraries | |
ieee | |
surf | |
unisim |
Use Clauses | |
std_logic_1164 | |
StdRtlPkg | Package <StdRtlPkg> |
AxiStreamPkg | Package <AxiStreamPkg> |
Pgp2bPkg | Package <Pgp2bPkg> |
AxiLitePkg | Package <AxiLitePkg> |
vcomponents |
Generics | |
TPD_G | time := 1 ns |
SIM_GTRESET_SPEEDUP_G | string := " FALSE " |
SIM_VERSION_G | string := " 4.0 " |
USE_REFCLK_G | boolean := false |
CLKIN_PERIOD_G | real := 16 . 0 |
DIVCLK_DIVIDE_G | natural range 1 to 106 := 2 |
CLKFBOUT_MULT_F_G | real range 1 . 0 to 64 . 0 := 31 . 875 |
CLKOUT0_DIVIDE_F_G | real range 1 . 0 to 128 . 0 := 6 . 375 |
FB_BUFG_G | boolean := false |
CPLL_REFCLK_SEL_G | bit_vector := " 001 " |
CPLL_FBDIV_G | natural := 5 |
CPLL_FBDIV_45_G | natural := 5 |
CPLL_REFCLK_DIV_G | natural := 1 |
RXOUT_DIV_G | natural := 2 |
TXOUT_DIV_G | natural := 2 |
RX_CLK25_DIV_G | natural := 5 |
TX_CLK25_DIV_G | natural := 5 |
RX_OS_CFG_G | bit_vector := " 0000010000000 " |
RXCDR_CFG_G | bit_vector := x " 03000023FF40200020 " |
RXDFEXYDEN_G | sl := ' 1 ' |
RX_DFE_KL_CFG2_G | bit_vector := x " 301148AC " |
VC_INTERLEAVE_G | integer := 0 |
PAYLOAD_CNT_TOP_G | integer := 7 |
NUM_VC_EN_G | integer range 1 to 4 := 4 |
TX_POLARITY_G | sl := ' 0 ' |
RX_POLARITY_G | sl := ' 0 ' |
TX_ENABLE_G | boolean := true |
RX_ENABLE_G | boolean := true |
Ports | ||
extRst | in | sl |
pgpClk | out | sl |
pgpRst | out | sl |
stableClk | out | sl |
pgpTxIn | in | Pgp2bTxInType |
pgpTxOut | out | Pgp2bTxOutType |
pgpRxIn | in | Pgp2bRxInType |
pgpRxOut | out | Pgp2bRxOutType |
pgpTxMasters | in | AxiStreamMasterArray ( 3 downto 0 ) |
pgpTxSlaves | out | AxiStreamSlaveArray ( 3 downto 0 ) |
pgpRxMasters | out | AxiStreamMasterArray ( 3 downto 0 ) |
pgpRxCtrl | in | AxiStreamCtrlArray ( 3 downto 0 ) |
gtClkP | in | sl := ' 0 ' |
gtClkN | in | sl := ' 1 ' |
gtRefClk | in | sl := ' 0 ' |
gtRefClkBufg | in | sl := ' 0 ' |
gtTxP | out | sl |
gtTxN | out | sl |
gtRxP | in | sl |
gtRxN | in | sl |
txPreCursor | in | slv ( 4 downto 0 ) := ( others = > ' 0 ' ) |
txPostCursor | in | slv ( 4 downto 0 ) := ( others = > ' 0 ' ) |
txDiffCtrl | in | slv ( 3 downto 0 ) := " 1000 " |
axilClk | in | sl := ' 0 ' |
axilRst | in | sl := ' 0 ' |
axilReadMaster | in | AxiLiteReadMasterType := AXI_LITE_READ_MASTER_INIT_C |
axilReadSlave | out | AxiLiteReadSlaveType |
axilWriteMaster | in | AxiLiteWriteMasterType := AXI_LITE_WRITE_MASTER_INIT_C |
axilWriteSlave | out | AxiLiteWriteSlaveType |