SURF
Loading...
Searching...
No Matches
AxiLiteCrossbarTb Entity Reference
+ Inheritance diagram for AxiLiteCrossbarTb:
+ Collaboration diagram for AxiLiteCrossbarTb:

Entities

AxiLiteCrossbarTb.mapping  architecture
 

Libraries

ieee 
surf 

Use Clauses

std_logic_1164 
std_logic_arith 
std_logic_unsigned 
StdRtlPkg  Package <StdRtlPkg>
AxiLitePkg  Package <AxiLitePkg>

Ports

S_AXI_ACLK   in   std_logic
S_AXI_ARESETN   in   std_logic
S_AXI_AWADDR   in   std_logic_vector ( 31 downto 0 )
S_AXI_AWPROT   in   std_logic_vector ( 2 downto 0 )
S_AXI_AWVALID   in   std_logic
S_AXI_AWREADY   out   std_logic
S_AXI_WDATA   in   std_logic_vector ( 31 downto 0 )
S_AXI_WSTRB   in   std_logic_vector ( 3 downto 0 )
S_AXI_WVALID   in   std_logic
S_AXI_WREADY   out   std_logic
S_AXI_BRESP   out   std_logic_vector ( 1 downto 0 )
S_AXI_BVALID   out   std_logic
S_AXI_BREADY   in   std_logic
S_AXI_ARADDR   in   std_logic_vector ( 31 downto 0 )
S_AXI_ARPROT   in   std_logic_vector ( 2 downto 0 )
S_AXI_ARVALID   in   std_logic
S_AXI_ARREADY   out   std_logic
S_AXI_RDATA   out   std_logic_vector ( 31 downto 0 )
S_AXI_RRESP   out   std_logic_vector ( 1 downto 0 )
S_AXI_RVALID   out   std_logic
S_AXI_RREADY   in   std_logic

The documentation for this design unit was generated from the following files: