SURF
|
Entities | |
Pgp2fcGtp7.rtl | architecture |
Libraries | |
ieee | |
surf | |
unisim |
Use Clauses | |
std_logic_1164 | |
StdRtlPkg | Package <StdRtlPkg> |
Pgp2fcPkg | Package <Pgp2fcPkg> |
AxiStreamPkg | Package <AxiStreamPkg> |
AxiLitePkg | Package <AxiLitePkg> |
vcomponents |
Generics | |
TPD_G | time := 1 ns |
COMMON_CLK_G | boolean := false |
SIM_GTRESET_SPEEDUP_G | string := " FALSE " |
SIM_VERSION_G | string := " 2.0 " |
SIMULATION_G | boolean := false |
STABLE_CLOCK_PERIOD_G | real := 4 . 0E - 9 |
REF_CLK_FREQ_G | real := 125 . 0E + 6 |
RXOUT_DIV_G | integer := 2 |
TXOUT_DIV_G | integer := 2 |
RX_CLK25_DIV_G | integer := 5 |
TX_CLK25_DIV_G | integer := 5 |
PMA_RSV_G | bit_vector := x " 00000333 " |
RX_OS_CFG_G | bit_vector := " 0001111110000 " |
RXCDR_CFG_G | bit_vector := x " 0000107FE206001041010 " |
RXLPM_INCM_CFG_G | bit := ' 1 ' |
RXLPM_IPCM_CFG_G | bit := ' 0 ' |
TX_BUF_EN_G | boolean := false |
TX_OUTCLK_SRC_G | string := " PLLREFCLK " |
TX_PHASE_ALIGN_G | string := " MANUAL " |
DYNAMIC_QPLL_G | boolean := false |
TX_PLL_G | string := " PLL0 " |
RX_PLL_G | string := " PLL1 " |
FC_WORDS_G | integer range 1 to 8 := 1 |
VC_INTERLEAVE_G | integer := 0 |
PAYLOAD_CNT_TOP_G | integer := 7 |
NUM_VC_EN_G | integer range 1 to 4 := 4 |
TX_POLARITY_G | sl := ' 0 ' |
RX_POLARITY_G | sl := ' 0 ' |
TX_ENABLE_G | boolean := true |
RX_ENABLE_G | boolean := true |
Ports | ||
stableClk | in | sl |
qPllRxSelect | in | slv ( 1 downto 0 ) := " 00 " |
qPllTxSelect | in | slv ( 1 downto 0 ) := " 00 " |
gtQPllOutRefClk | in | slv ( 1 downto 0 ) := " 00 " |
gtQPllOutClk | in | slv ( 1 downto 0 ) := " 00 " |
gtQPllLock | in | slv ( 1 downto 0 ) := " 00 " |
gtQPllRefClkLost | in | slv ( 1 downto 0 ) := " 00 " |
gtQPllReset | out | slv ( 1 downto 0 ) |
gtRxRefClkBufg | in | sl |
gtTxOutClk | out | sl |
gtRxN | in | sl |
gtRxP | in | sl |
gtTxN | out | sl |
gtTxP | out | sl |
pgpTxReset | in | sl |
pgpTxClk | in | sl |
pgpTxMmcmReset | out | sl := ' 0 ' |
pgpTxMmcmLocked | in | sl := ' 1 ' |
pgpRxReset | in | sl |
pgpRxRecClk | out | sl |
pgpRxRecClkRst | out | sl |
pgpRxClk | in | sl |
pgpRxMmcmReset | out | sl |
pgpRxMmcmLocked | in | sl := ' 1 ' |
pgpRxIn | in | Pgp2fcRxInType |
pgpRxOut | out | Pgp2fcRxOutType |
pgpTxIn | in | Pgp2fcTxInType |
pgpTxOut | out | Pgp2fcTxOutType |
pgpTxMasters | in | AxiStreamMasterArray ( 3 downto 0 ) := ( others = > AXI_STREAM_MASTER_INIT_C ) |
pgpTxSlaves | out | AxiStreamSlaveArray ( 3 downto 0 ) |
pgpRxMasters | out | AxiStreamMasterArray ( 3 downto 0 ) |
pgpRxMasterMuxed | out | AxiStreamMasterType |
pgpRxCtrl | in | AxiStreamCtrlArray ( 3 downto 0 ) |
txPreCursor | in | slv ( 4 downto 0 ) := ( others = > ' 0 ' ) |
txPostCursor | in | slv ( 4 downto 0 ) := ( others = > ' 0 ' ) |
txDiffCtrl | in | slv ( 3 downto 0 ) := " 1000 " |
drpOverride | in | sl := ' 0 ' |
axilClk | in | sl := ' 0 ' |
axilRst | in | sl := ' 0 ' |
axilReadMaster | in | AxiLiteReadMasterType := AXI_LITE_READ_MASTER_INIT_C |
axilReadSlave | out | AxiLiteReadSlaveType |
axilWriteMaster | in | AxiLiteWriteMasterType := AXI_LITE_WRITE_MASTER_INIT_C |
axilWriteSlave | out | AxiLiteWriteSlaveType |