SURF
Loading...
Searching...
No Matches
Pgp2bGtp7FixedLatWrapper Entity Reference
+ Inheritance diagram for Pgp2bGtp7FixedLatWrapper:
+ Collaboration diagram for Pgp2bGtp7FixedLatWrapper:

Entities

Pgp2bGtp7FixedLatWrapper.rtl  architecture
 

Libraries

ieee 
surf 
unisim 

Use Clauses

std_logic_1164 
numeric_std 
StdRtlPkg  Package <StdRtlPkg>
Pgp2bPkg  Package <Pgp2bPkg>
AxiStreamPkg  Package <AxiStreamPkg>
AxiLitePkg  Package <AxiLitePkg>
Gtp7CfgPkg  Package <Gtp7CfgPkg>
vcomponents 

Generics

TPD_G  time := 1 ns
COMMON_CLK_G  boolean := false
SIM_GTRESET_SPEEDUP_G  boolean := false
SIM_VERSION_G  string := " 2.0 "
SIMULATION_G  boolean := false
VC_INTERLEAVE_G  integer := 0
PAYLOAD_CNT_TOP_G  integer := 7
NUM_VC_EN_G  integer range 1 to 4 := 4
AXIL_BASE_ADDR_G  slv ( 31 downto 0 ) := ( others = > ' 0 ' )
EXT_RST_POLARITY_G  sl := ' 1 '
TX_POLARITY_G  sl := ' 0 '
RX_POLARITY_G  sl := ' 0 '
TX_ENABLE_G  boolean := true
RX_ENABLE_G  boolean := true
TX_CM_EN_G  boolean := true
TX_CM_TYPE_G  string := " MMCM "
TX_CM_CLKIN_PERIOD_G  real := 8 . 000
TX_CM_DIVCLK_DIVIDE_G  natural := 8
TX_CM_CLKFBOUT_MULT_F_G  real := 8 . 000
TX_CM_CLKOUT_DIVIDE_F_G  real := 8 . 000
RX_CM_EN_G  boolean := true
RX_CM_TYPE_G  string := " MMCM "
RX_CM_CLKIN_PERIOD_G  real := 8 . 000
RX_CM_DIVCLK_DIVIDE_G  natural := 8
RX_CM_CLKFBOUT_MULT_F_G  real := 8 . 000
RX_CM_CLKOUT_DIVIDE_F_G  real := 8 . 000
PMA_RSV_G  bit_vector := x " 00018480 "
RX_OS_CFG_G  bit_vector := " 0000010000000 "
RXCDR_CFG_G  bit_vector := x " 00003000023FF40200020 "
RXDFEXYDEN_G  sl := ' 0 '
STABLE_CLK_SRC_G  string := " stableClkIn "
TX_REFCLK_SRC_G  string := " gtClk0 "
TX_USER_CLK_SRC_G  string := " txRefClk "
RX_REFCLK_SRC_G  string := " gtClk0 "
TX_PLL_CFG_G  Gtp7QPllCfgType := getGtp7QPllCfg ( 156 . 25E + 6 , 3 . 125E + 9 )
RX_PLL_CFG_G  Gtp7QPllCfgType := getGtp7QPllCfg ( 156 . 25E + 6 , 3 . 125E + 9 )
DYNAMIC_QPLL_G  boolean := false
TX_PLL_G  string := " PLL0 "
RX_PLL_G  string := " PLL0 "

Ports

stableClkIn   in   sl := ' 0 '
extRst   in   sl
txPllLock   out   sl
rxPllLock   out   sl
pgpTxClkOut   out   sl
pgpTxRstOut   out   sl
pgpRxClkOut   out   sl
pgpRxRstOut   out   sl
stableClkOut   out   sl
pgpRxIn   in   Pgp2bRxInType
pgpRxOut   out   Pgp2bRxOutType
pgpTxIn   in   Pgp2bTxInType
pgpTxOut   out   Pgp2bTxOutType
pgpTxMasters   in   AxiStreamMasterArray ( 3 downto 0 ) := ( others = > AXI_STREAM_MASTER_INIT_C )
pgpTxSlaves   out   AxiStreamSlaveArray ( 3 downto 0 )
pgpRxMasters   out   AxiStreamMasterArray ( 3 downto 0 )
pgpRxMasterMuxed   out   AxiStreamMasterType
pgpRxCtrl   in   AxiStreamCtrlArray ( 3 downto 0 )
gtgClk   in   sl := ' 0 '
gtClk0P   in   sl := ' 0 '
gtClk0N   in   sl := ' 0 '
gtClk1P   in   sl := ' 0 '
gtClk1N   in   sl := ' 0 '
gtTxP   out   sl
gtTxN   out   sl
gtRxP   in   sl
gtRxN   in   sl
txPreCursor   in   slv ( 4 downto 0 ) := ( others = > ' 0 ' )
txPostCursor   in   slv ( 4 downto 0 ) := ( others = > ' 0 ' )
txDiffCtrl   in   slv ( 3 downto 0 ) := " 1000 "
drpOverride   in   sl := ' 0 '
qPllRxSelect   in   slv ( 1 downto 0 ) := " 00 "
qPllTxSelect   in   slv ( 1 downto 0 ) := " 00 "
axilClk   in   sl := ' 0 '
axilRst   in   sl := ' 0 '
axilReadMaster   in   AxiLiteReadMasterType := AXI_LITE_READ_MASTER_INIT_C
axilReadSlave   out   AxiLiteReadSlaveType
axilWriteMaster   in   AxiLiteWriteMasterType := AXI_LITE_WRITE_MASTER_INIT_C
axilWriteSlave   out   AxiLiteWriteSlaveType

The documentation for this design unit was generated from the following file: