SURF
Loading...
Searching...
No Matches
Gtp7TxRst Entity Reference
+ Inheritance diagram for Gtp7TxRst:
+ Collaboration diagram for Gtp7TxRst:

Entities

Gtp7TxRst.RTL  architecture
 

Libraries

ieee 

Use Clauses

std_logic_1164 
numeric_std 

Generics

TPD_G  time := 1 ns
DYNAMIC_QPLL_G  boolean := false
STABLE_CLOCK_PERIOD  integer range 4 to 20 := 8
RETRY_COUNTER_BITWIDTH  integer range 2 to 8 := 8
TX_PLL0_USED  boolean := false

Ports

qPllTxSelect   in   std_logic_vector ( 1 downto 0 )
STABLE_CLOCK   in   std_logic
TXUSERCLK   in   std_logic
SOFT_RESET   in   std_logic
TXPMARESETDONE   in   std_logic
TXOUTCLK   in   std_logic
PLL0REFCLKLOST   in   std_logic
PLL1REFCLKLOST   in   std_logic
PLL0LOCK   in   std_logic
PLL1LOCK   in   std_logic
TXRESETDONE   in   std_logic
MMCM_LOCK   in   std_logic
GTTXRESET   out   std_logic := ' 0 '
MMCM_RESET   out   std_logic := ' 1 '
PLL0_RESET   out   std_logic := ' 0 '
PLL1_RESET   out   std_logic := ' 0 '
TX_FSM_RESET_DONE   out   std_logic
TXUSERRDY   out   std_logic := ' 0 '
RUN_PHALIGNMENT   out   std_logic := ' 0 '
RESET_PHALIGNMENT   out   std_logic := ' 0 '
PHALIGNMENT_DONE   in   std_logic
RETRY_COUNTER   out   std_logic_vector ( RETRY_COUNTER_BITWIDTH- 1 downto 0 ) := ( others = > ' 0 ' )

The documentation for this design unit was generated from the following file: