SURF
Loading...
Searching...
No Matches
AxiStreamDmaReadIpIntegrator Entity Reference
+ Inheritance diagram for AxiStreamDmaReadIpIntegrator:
+ Collaboration diagram for AxiStreamDmaReadIpIntegrator:

Entities

AxiStreamDmaReadIpIntegrator.rtl  architecture
 

Libraries

ieee 
surf 

Use Clauses

std_logic_1164 
StdRtlPkg  Package <StdRtlPkg>
AxiPkg  Package <AxiPkg>
AxiDmaPkg  Package <AxiDmaPkg>
AxiStreamPkg  Package <AxiStreamPkg>

Generics

TPD_G  time := 1 ns
AXIS_READY_EN_G  boolean := true
PIPE_STAGES_G  natural := 1
PEND_THRESH_G  natural := 0
BYP_SHIFT_G  boolean := false
DATA_BYTES_G  positive := 8

Ports

axiClk   in   sl
axiRst   in   sl
dmaReqRequest   in   sl := ' 0 '
dmaReqAddress   in   slv ( 63 downto 0 ) := ( others = > ' 0 ' )
dmaReqSize   in   slv ( 31 downto 0 ) := ( others = > ' 0 ' )
dmaReqFirstUser   in   slv ( 7 downto 0 ) := ( others = > ' 0 ' )
dmaReqLastUser   in   slv ( 7 downto 0 ) := ( others = > ' 0 ' )
dmaReqDest   in   slv ( 7 downto 0 ) := ( others = > ' 0 ' )
dmaReqId   in   slv ( 7 downto 0 ) := ( others = > ' 0 ' )
dmaReqProt   in   slv ( 2 downto 0 ) := ( others = > ' 0 ' )
dmaAckIdle   out   sl
dmaAckDone   out   sl
dmaAckReadError   out   sl
dmaAckErrorValue   out   slv ( 1 downto 0 )
axisCtrlPause   in   sl := ' 0 '
axisCtrlOverflow   in   sl := ' 0 '
M_AXIS_TVALID   out   sl
M_AXIS_TDATA   out   slv ( DATA_BYTES_G* 8 - 1 downto 0 )
M_AXIS_TKEEP   out   slv ( DATA_BYTES_G- 1 downto 0 )
M_AXIS_TLAST   out   sl
M_AXIS_TDEST   out   slv ( 7 downto 0 )
M_AXIS_TID   out   slv ( 7 downto 0 )
M_AXIS_TUSER   out   slv ( 7 downto 0 )
M_AXIS_FIRST_USER   out   slv ( 7 downto 0 )
M_AXIS_LAST_USER   out   slv ( 7 downto 0 )
M_AXIS_TREADY   in   sl := ' 0 '
M_AXI_ARID   out   slv ( 7 downto 0 )
M_AXI_ARADDR   out   slv ( 15 downto 0 )
M_AXI_ARLEN   out   slv ( 7 downto 0 )
M_AXI_ARSIZE   out   slv ( 2 downto 0 )
M_AXI_ARBURST   out   slv ( 1 downto 0 )
M_AXI_ARLOCK   out   sl
M_AXI_ARCACHE   out   slv ( 3 downto 0 )
M_AXI_ARPROT   out   slv ( 2 downto 0 )
M_AXI_ARREGION   out   slv ( 3 downto 0 )
M_AXI_ARQOS   out   slv ( 3 downto 0 )
M_AXI_ARVALID   out   sl
M_AXI_ARREADY   in   sl
M_AXI_RID   in   slv ( 7 downto 0 )
M_AXI_RDATA   in   slv ( DATA_BYTES_G* 8 - 1 downto 0 )
M_AXI_RRESP   in   slv ( 1 downto 0 )
M_AXI_RLAST   in   sl
M_AXI_RVALID   in   sl
M_AXI_RREADY   out   sl

The documentation for this design unit was generated from the following file: