SURF  1.0
WatchDogRst Entity Reference
+ Inheritance diagram for WatchDogRst:
+ Collaboration diagram for WatchDogRst:

Entities

rtl  architecture
 

Libraries

ieee 

Use Clauses

std_logic_1164 
std_logic_unsigned 
std_logic_arith 
StdRtlPkg  Package <StdRtlPkg>

Generics

TPD_G  time := 1 ns
IN_POLARITY_G  sl := ' 1 '
OUT_POLARITY_G  sl := ' 1 '
USE_DSP48_G  string := " no "
DURATION_G  natural range 0 to ( ( 2 ** 31 ) - 1 ) := 156250000

Ports

clk   in sl
monIn   in sl
rstOut   out sl

Detailed Description

See also
entity

Definition at line 27 of file WatchDogRst.vhd.

Member Data Documentation

◆ TPD_G

TPD_G time := 1 ns
Generic

Definition at line 29 of file WatchDogRst.vhd.

◆ IN_POLARITY_G

IN_POLARITY_G sl := ' 1 '
Generic

Definition at line 30 of file WatchDogRst.vhd.

◆ OUT_POLARITY_G

OUT_POLARITY_G sl := ' 1 '
Generic

Definition at line 31 of file WatchDogRst.vhd.

◆ USE_DSP48_G

USE_DSP48_G string := " no "
Generic

Definition at line 32 of file WatchDogRst.vhd.

◆ DURATION_G

DURATION_G natural range 0 to ( ( 2 ** 31 ) - 1 ) := 156250000
Generic

Definition at line 33 of file WatchDogRst.vhd.

◆ clk

clk in sl
Port

Definition at line 35 of file WatchDogRst.vhd.

◆ monIn

monIn in sl
Port

Definition at line 36 of file WatchDogRst.vhd.

◆ rstOut

rstOut out sl
Port

Definition at line 37 of file WatchDogRst.vhd.

◆ ieee

ieee
Library

Definition at line 18 of file WatchDogRst.vhd.

◆ std_logic_1164

std_logic_1164
Package

Definition at line 19 of file WatchDogRst.vhd.

◆ std_logic_unsigned

Definition at line 20 of file WatchDogRst.vhd.

◆ std_logic_arith

std_logic_arith
Package

Definition at line 21 of file WatchDogRst.vhd.

◆ StdRtlPkg

StdRtlPkg
Package

Definition at line 23 of file WatchDogRst.vhd.


The documentation for this class was generated from the following file: