SURF  1.0
Ad9249ConfigNoPullup Entity Reference

Entities

rtl  architecture
 

Libraries

ieee 

Use Clauses

std_logic_1164 
std_logic_arith 
std_logic_unsigned 
StdRtlPkg  Package <StdRtlPkg>
AxiLitePkg  Package <AxiLitePkg>

Generics

TPD_G  time := 1 ns
DEN_POLARITY_G  sl := ' 1 '
CLK_PERIOD_G  real := 8 . 0e - 9
CLK_EN_PERIOD_G  real := 16 . 0e - 9
NUM_CHIPS_G  positive := 1
AXIL_ERR_RESP_G  slv ( 1 downto 0 ) := AXI_RESP_DECERR_C

Ports

axilClk   in sl
axilRst   in sl
axilReadMaster   in AxiLiteReadMasterType
axilReadSlave   out AxiLiteReadSlaveType
axilWriteMaster   in AxiLiteWriteMasterType
axilWriteSlave   out AxiLiteWriteSlaveType
adcSClk   out std_logic
adcSDin   in std_logic
adcSDout   out std_logic
adcSDEn   out std_logic
adcCsb   out std_logic_vector ( NUM_CHIPS_G * 2 - 1 downto 0 )
adcPdwn   out std_logic_vector ( NUM_CHIPS_G - 1 downto 0 )

Detailed Description

See also
entity

Definition at line 29 of file Ad9249ConfigNoPullup.vhd.

Member Data Documentation

◆ TPD_G

TPD_G time := 1 ns
Generic

Definition at line 31 of file Ad9249ConfigNoPullup.vhd.

◆ DEN_POLARITY_G

DEN_POLARITY_G sl := ' 1 '
Generic

Definition at line 32 of file Ad9249ConfigNoPullup.vhd.

◆ CLK_PERIOD_G

CLK_PERIOD_G real := 8 . 0e - 9
Generic

Definition at line 33 of file Ad9249ConfigNoPullup.vhd.

◆ CLK_EN_PERIOD_G

CLK_EN_PERIOD_G real := 16 . 0e - 9
Generic

Definition at line 34 of file Ad9249ConfigNoPullup.vhd.

◆ NUM_CHIPS_G

NUM_CHIPS_G positive := 1
Generic

Definition at line 35 of file Ad9249ConfigNoPullup.vhd.

◆ AXIL_ERR_RESP_G

AXIL_ERR_RESP_G slv ( 1 downto 0 ) := AXI_RESP_DECERR_C
Generic

Definition at line 37 of file Ad9249ConfigNoPullup.vhd.

◆ axilClk

axilClk in sl
Port

Definition at line 40 of file Ad9249ConfigNoPullup.vhd.

◆ axilRst

axilRst in sl
Port

Definition at line 41 of file Ad9249ConfigNoPullup.vhd.

◆ axilReadMaster

Definition at line 43 of file Ad9249ConfigNoPullup.vhd.

◆ axilReadSlave

Definition at line 44 of file Ad9249ConfigNoPullup.vhd.

◆ axilWriteMaster

◆ axilWriteSlave

Definition at line 46 of file Ad9249ConfigNoPullup.vhd.

◆ adcSClk

adcSClk out std_logic
Port

Definition at line 49 of file Ad9249ConfigNoPullup.vhd.

◆ adcSDin

adcSDin in std_logic
Port

Definition at line 50 of file Ad9249ConfigNoPullup.vhd.

◆ adcSDout

adcSDout out std_logic
Port

Definition at line 51 of file Ad9249ConfigNoPullup.vhd.

◆ adcSDEn

adcSDEn out std_logic
Port

Definition at line 52 of file Ad9249ConfigNoPullup.vhd.

◆ adcCsb

adcCsb out std_logic_vector ( NUM_CHIPS_G * 2 - 1 downto 0 )
Port

Definition at line 53 of file Ad9249ConfigNoPullup.vhd.

◆ adcPdwn

adcPdwn out std_logic_vector ( NUM_CHIPS_G - 1 downto 0 )
Port

Definition at line 55 of file Ad9249ConfigNoPullup.vhd.

◆ ieee

ieee
Library

Definition at line 18 of file Ad9249ConfigNoPullup.vhd.

◆ std_logic_1164

std_logic_1164
Package

Definition at line 20 of file Ad9249ConfigNoPullup.vhd.

◆ std_logic_arith

std_logic_arith
Package

Definition at line 21 of file Ad9249ConfigNoPullup.vhd.

◆ std_logic_unsigned

Definition at line 22 of file Ad9249ConfigNoPullup.vhd.

◆ StdRtlPkg

StdRtlPkg
Package

Definition at line 24 of file Ad9249ConfigNoPullup.vhd.

◆ AxiLitePkg

AxiLitePkg
Package

Definition at line 25 of file Ad9249ConfigNoPullup.vhd.


The documentation for this class was generated from the following file: